Indexed by:
Abstract:
This paper implements a 14-bit successive approximation analog-to-digital converter (SA R ADC) design. The architecture and performance of the designed ADC is described. A digital calibration algorithm applied in this ADC has been emphasized in this paper. The correction codes of the calibrated capacitor are generated from the low bit to the high bit in the correction code generation state and are loaded in the calibration state. The digital control logic switches the capacitor array with the related correction code. The testing result indicates that the SAR ADC achieves a resolution of 14-bit at 200KSPS sampling rate(1).
Keyword:
Reprint Author's Address:
Email:
Source :
2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS
Year: 2009
Page: 234-,
Language: English
Cited Count:
WoS CC Cited Count: 2
SCOPUS Cited Count: 5
ESI Highly Cited Papers on the List: 0 Unfold All
WanFang Cited Count:
Chinese Cited Count:
30 Days PV: 8
Affiliated Colleges: