Indexed by:
Abstract:
This paper presents a design of IIC bus with configurable state and readable flexibility. Based on the proposed design, the working state of HC can be read at all times, and simultaneously can be configured through APB bus. The implementation of finite state machine design is adopted, in which a small state machine is embedded into a large state machine, and state information is updated in IIC registers in real time. Through RTL simulation and FPGA verification, reliable data transmission in slave devices with IIC bus interface is realized. This proposed design has good flexibility, and suitable for chip measurement and system debugging, and has been successfully applied in engineering practice.
Keyword:
Reprint Author's Address:
Email:
Source :
PROCEEDINGS OF 2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (IEEE-ASID'2019)
ISSN: 2163-5048
Year: 2019
Page: 295-298
Language: English
Cited Count:
WoS CC Cited Count: 0
SCOPUS Cited Count:
ESI Highly Cited Papers on the List: 0 Unfold All
WanFang Cited Count:
Chinese Cited Count:
30 Days PV: 9
Affiliated Colleges: