• Complex
  • Title
  • Keyword
  • Abstract
  • Scholars
  • Journal
  • ISSN
  • Conference
搜索

Author:

Liu, SJ (Liu, SJ.) | Chen, JX (Chen, JX.) | Cai, LM (Cai, LM.) | Xu, DS (Xu, DS.)

Indexed by:

CPCI-S

Abstract:

A digital phase-locked loop (DPLL) based on a new digital phase-frequency detector (DPFD) is presented. The self-calibration technique is employed to acquire fast acquisition, low-jitter and wide frequency range. The DPLL works from 60 to 600 MHz with a maximum power consumption of 3.5mW at a supply voltage of 1.8V. It also features a fractional-N synthesizer with digital 2(nd)-order sigma-delta noise shaping, which can achieve the small step size and improved phase-noise spectrum. The DPLL has been implemented in a 0.18 mu m quintuple-metal CMOS process. The peak-to-peak jitter is less than 0.25% of the output period (T-out). and the lock time is less than 150 times of the reference clock period after the pre-divider (T-pre).

Keyword:

Author Community:

  • [ 1 ] Beijing Univ Technol, Optoelect Lab, Beijing 100022, Peoples R China

Reprint Author's Address:

  • [Liu, SJ]Beijing Univ Technol, Optoelect Lab, Beijing 100022, Peoples R China

Email:

Show more details

Related Keywords:

Related Article:

Source :

2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS

Year: 2004

Page: 1508-1511

Language: English

Cited Count:

WoS CC Cited Count: 0

SCOPUS Cited Count:

ESI Highly Cited Papers on the List: 0 Unfold All

WanFang Cited Count:

Chinese Cited Count:

30 Days PV: 8

Online/Total:461/10617056
Address:BJUT Library(100 Pingleyuan,Chaoyang District,Beijing 100124, China Post Code:100124) Contact Us:010-67392185
Copyright:BJUT Library Technical Support:Beijing Aegean Software Co., Ltd.