• Complex
  • Title
  • Keyword
  • Abstract
  • Scholars
  • Journal
  • ISSN
  • Conference
搜索

Author:

Wang, Wei (Wang, Wei.) (Scholars:王伟) | Ashkar, Marwan (Ashkar, Marwan.) | Gu, Yanke (Gu, Yanke.) | Hou, Ligang (Hou, Ligang.) | Wu, Chen (Wu, Chen.)

Indexed by:

EI Scopus

Abstract:

A method to integrate custom layout with ASIC back-end flow for high performance datapath design is introduced in this paper. It combines custom physical design techniques with conventional standard-cell based timing-driven back-end design flow. The results of two subchip design cases using this method for datapath circuits and implemented based on Fujitsu 90nm process are presented, achieving advantages such as high area utilization, good speed, and low power consumption while ensuring timing continuous convergence. © 2008 IEEE.

Keyword:

Application specific integrated circuits Integrated circuit layout Low power electronics

Author Community:

  • [ 1 ] [Wang, Wei]System Laboratory, Beijing University of Technology, Beijing 100022, China
  • [ 2 ] [Ashkar, Marwan]C2 Microsystems Inc., Beijing 100080, China
  • [ 3 ] [Gu, Yanke]C2 Microsystems Inc., Beijing 100080, China
  • [ 4 ] [Hou, Ligang]System Laboratory, Beijing University of Technology, Beijing 100022, China
  • [ 5 ] [Wu, Chen]System Laboratory, Beijing University of Technology, Beijing 100022, China

Reprint Author's Address:

Show more details

Related Keywords:

Related Article:

Source :

Year: 2008

Page: 1901-1904

Language: English

Cited Count:

WoS CC Cited Count:

SCOPUS Cited Count: 2

ESI Highly Cited Papers on the List: 0 Unfold All

WanFang Cited Count:

Chinese Cited Count:

30 Days PV: 5

Online/Total:407/10507408
Address:BJUT Library(100 Pingleyuan,Chaoyang District,Beijing 100124, China Post Code:100124) Contact Us:010-67392185
Copyright:BJUT Library Technical Support:Beijing Aegean Software Co., Ltd.