Indexed by:
Abstract:
A method to integrate custom layout with ASIC back-end flow for high performance datapath design is introduced in this paper. It combines custom physical design techniques with conventional standard-cell based timing-driven back-end design flow. The results of two subchip design cases using this method for datapath circuits and implemented based on Fujitsu 90nm process are presented, achieving advantages such as high area utilization, good speed, and low power consumption while ensuring timing continuous convergence. © 2008 IEEE.
Keyword:
Reprint Author's Address:
Source :
Year: 2008
Page: 1901-1904
Language: English
Cited Count:
SCOPUS Cited Count: 2
ESI Highly Cited Papers on the List: 0 Unfold All
WanFang Cited Count:
Chinese Cited Count:
30 Days PV: 5
Affiliated Colleges: