Indexed by:
Abstract:
结合小码本孤立词语音识别系统对性能的要求,提出了动态时间规正(Dynamic Time Warping,DTW)算法的硬件实现方案.详细描述了该算法的原理及硬件实现时的各个子模块设计,以VHDL为设计语言,在ISE、Modelsim软件下完成综合仿真,并在基于Xilinx-Spartan3-500E FPGA的硬件平台上实现设计.采用区域约束、除法化解、资源共享等技术进行优化.实验证明在减少计算量、缩短运算时间和减少系统处理器开销的条件下,该方法仍能保证匹配正确率,提高系统性能.
Keyword:
Reprint Author's Address:
Email:
Source :
微计算机信息
ISSN: 1008-0570
Year: 2010
Issue: 32
Volume: 26
Page: 114-116,109
Cited Count:
WoS CC Cited Count: 0
SCOPUS Cited Count:
ESI Highly Cited Papers on the List: 0 Unfold All
WanFang Cited Count: 2
Chinese Cited Count:
30 Days PV: 7
Affiliated Colleges: