Indexed by:
Abstract:
随着芯片设计向更高的频率发展,传统的时钟树综合策略是尽量减小时钟偏移,但是这样的时钟树综合策略已经逐渐不能满足时序收敛的需要,因此引入了有效时钟偏移的概念.文章通过一个在,TSMC 0.13μm工艺并流片成功的芯片BES7000作为设计实例,分析了有效时钟偏移引入之后对改进时序建立时间的效果.
Keyword:
Reprint Author's Address:
Email:
Source :
空间电子技术
Year: 2011
Issue: 1
Volume: 08
Page: 68-70
Cited Count:
WoS CC Cited Count: 0
SCOPUS Cited Count:
ESI Highly Cited Papers on the List: 0 Unfold All
WanFang Cited Count: 4
Chinese Cited Count:
30 Days PV: 8
Affiliated Colleges: