Indexed by:
Abstract:
This paper describes the basic principle of the gated clock. In the system design phase, the gated clock is added to the RTL code for low-power design. Under TSMC 350 nm CMOS process, Synopsys' Design Compiler, IC Compiler, PT and other tools were used to complete the back-end physical implementation. The total power consumption of the uninserted gated clock is 111.98 mu W, the total power consumption of the inserted gated clock is 84.83 mu W, the total power consumption is reduced by 24.25%, and the area is also reduced.
Keyword:
Reprint Author's Address:
Email:
Source :
PROCEEDINGS OF 2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (IEEE-ASID'2019)
ISSN: 2163-5048
Year: 2019
Page: 27-30
Language: English
Cited Count:
WoS CC Cited Count: 2
SCOPUS Cited Count:
ESI Highly Cited Papers on the List: 0 Unfold All
WanFang Cited Count:
Chinese Cited Count:
30 Days PV: 7
Affiliated Colleges: