Indexed by:
Abstract:
This paper presents a Simulink model of a dynamic zoom analog to digital converter (ADC) for use in the field of high resolution sensor readout circuit. The zoom ADC employs a 5-bit asynchronous SAR ADC in the front-end, which dynamically updates the 5-bit DAC references for the following 1-bit second order Sigma-Delta modulator (SDM). Data-weighted averaging (DWA) logic is adopted to alleviate the capacitance mismatch in the 5-bit DAC. The performance of the model is verified by using MATLAB Simulink. The result shows that when the input signal frequency is 150 Hz and the oversampling rate is 1000, the signal-to-noise ratio (SNR) is 127.8 dB, the effective resolution (ENOB) of the system can reach 20.94 hits.
Keyword:
Reprint Author's Address:
Email:
Source :
PROCEEDINGS OF 2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (IEEE-ASID'2019)
ISSN: 2163-5048
Year: 2019
Page: 320-323
Language: English
Cited Count:
WoS CC Cited Count: 1
SCOPUS Cited Count:
ESI Highly Cited Papers on the List: 0 Unfold All
WanFang Cited Count:
Chinese Cited Count:
30 Days PV: 12
Affiliated Colleges: