Indexed by:
Abstract:
The digital filter design of a high resolution audio sigma-delta ADC is proposed in this paper. The digital system is composed of cascaded integrator comb(CIC) filter, compensation filter and halfband filter. The design of digital decimation filter bandwidth is 24KHz, the input sampling frequency is 12.3MHz, the pass band ripple coefficient is 0.01dB, and the stopband gain decays 120dB. By optimizing the structure, coefficients and order of the digital filter, the power consumption and the area of the system are reduced effectively. The behavial simulation shows the signal to noise ratio of the digital filter SNR is 100.6dB, and the accuracy is 16bit. The Sigma-delta ADC is implemented in TSMC 0.35tim CMOS process. The post simulation shows the overall dynamic range of the sigma-delta ADC is 97.4dB.
Keyword:
Reprint Author's Address:
Email:
Source :
PROCEEDINGS OF 2018 12TH IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (ASID)
ISSN: 2163-5048
Year: 2018
Page: 208-211
Language: English
Cited Count:
WoS CC Cited Count: 0
SCOPUS Cited Count:
ESI Highly Cited Papers on the List: 0 Unfold All
WanFang Cited Count:
Chinese Cited Count:
30 Days PV: 8
Affiliated Colleges: