Indexed by:
Abstract:
A digital decimation filter used in Δ - Σ ADC is designed and introduced in this paper. The designed filter has a multi-stage structure which is comprised of a stage CIC filter, two stage half-band filters, and a stage compensation filter. The CSD coding, 'Hognenauer cut-off theory', frequency response masking approach and some other techniques are used to improve the performance of the chip and reduce the chip area and power consumption. This down-sampling filter is achieved by algorithm modeling using MATLAB and hardware implementation using Verilog HDL. The performance indicators raised are achieved. © 2010 IEEE.
Keyword:
Reprint Author's Address:
Email:
Source :
Year: 2010
Volume: 4
Page: V4484-V4487
Language: English
Cited Count:
WoS CC Cited Count: 0
SCOPUS Cited Count: 2
ESI Highly Cited Papers on the List: 0 Unfold All
WanFang Cited Count:
Chinese Cited Count:
30 Days PV: 10
Affiliated Colleges: