• Complex
  • Title
  • Keyword
  • Abstract
  • Scholars
  • Journal
  • ISSN
  • Conference
搜索

Author:

Chen, Xiaowei (Chen, Xiaowei.) | Pourbakhsh, Seyed Alireza (Pourbakhsh, Seyed Alireza.) | Hou, Ligang (Hou, Ligang.) | Gong, Na (Gong, Na.) | Wang, Jinhui (Wang, Jinhui.)

Indexed by:

EI Scopus

Abstract:

In three-dimensional (3D) integrated circuit (IC), a large number of dummy through silicon vias (TSV) are required for thermal and thinning concerns. However, limited attention is paid to the fact that these dummy TSVs can be multi-functional and used for timing purposes. In this paper, we propose to use those 'timing wasteful' dummy TSVs to replace bit line delay cells. Also, a TSV allocation algorithm is presented to optimize the TSV array layout. Finally, three memory designs are implemented to verify the feasibility and reliability of the proposed technology. It is found that all delay cells in these 3 memories can be replaced by TSV arrays. © 2016 IEEE.

Keyword:

Three dimensional integrated circuits Timing circuits Electronics packaging Integrated circuit interconnects Silicon

Author Community:

  • [ 1 ] [Chen, Xiaowei]Department of Electrical and Computer Engineering, North Dakota State University, Fargo; ND; 58102, United States
  • [ 2 ] [Pourbakhsh, Seyed Alireza]Department of Electrical and Computer Engineering, North Dakota State University, Fargo; ND; 58102, United States
  • [ 3 ] [Hou, Ligang]VLSI and System Lab, Beijing University of Technology, Beijing; 100124, China
  • [ 4 ] [Gong, Na]Department of Electrical and Computer Engineering, North Dakota State University, Fargo; ND; 58102, United States
  • [ 5 ] [Wang, Jinhui]Department of Electrical and Computer Engineering, North Dakota State University, Fargo; ND; 58102, United States

Reprint Author's Address:

Email:

Show more details

Related Keywords:

Related Article:

Source :

Year: 2016

Language: English

Cited Count:

WoS CC Cited Count: 0

SCOPUS Cited Count:

ESI Highly Cited Papers on the List: 0 Unfold All

WanFang Cited Count:

Chinese Cited Count:

30 Days PV: 8

Online/Total:516/10591919
Address:BJUT Library(100 Pingleyuan,Chaoyang District,Beijing 100124, China Post Code:100124) Contact Us:010-67392185
Copyright:BJUT Library Technical Support:Beijing Aegean Software Co., Ltd.