Indexed by:
Abstract:
This paper proposes memory management system for multimedia application based on dual-core platform. To use memory bus bandwidth efficiently and reduce memory bus transition, two steps store optimization in control level is adopted and bus efficiency increases nearly 35% compared with former scheme. To harmonize different master requirement, reasonable schedule level arranges memory access priority. Under these two levels, memory controller can cope with H.264 HDTV decoder 1920 × 1080 @ 30 frames per sec real time access clocking at 100MHz. Moreover, this VLSI design is convenient to be integrated into different multimedia processing platform. © 2006 ICASE.
Keyword:
Reprint Author's Address:
Email:
Source :
Year: 2006
Page: 5719-5722
Language: English
Cited Count:
WoS CC Cited Count: 0
SCOPUS Cited Count: 4
ESI Highly Cited Papers on the List: 0 Unfold All
WanFang Cited Count:
Chinese Cited Count:
30 Days PV: 4
Affiliated Colleges: