• Complex
  • Title
  • Keyword
  • Abstract
  • Scholars
  • Journal
  • ISSN
  • Conference
搜索

Author:

Zhang, Nai-Ran (Zhang, Nai-Ran.) | Li, Mo (Li, Mo.) | Li, Yang-Yang (Li, Yang-Yang.) | Wu, Wu-Chen (Wu, Wu-Chen.) (Scholars:吴武臣)

Indexed by:

EI Scopus

Abstract:

This paper proposes memory management system for multimedia application based on dual-core platform. To use memory bus bandwidth efficiently and reduce memory bus transition, two steps store optimization in control level is adopted and bus efficiency increases nearly 35% compared with former scheme. To harmonize different master requirement, reasonable schedule level arranges memory access priority. Under these two levels, memory controller can cope with H.264 HDTV decoder 1920 × 1080 @ 30 frames per sec real time access clocking at 100MHz. Moreover, this VLSI design is convenient to be integrated into different multimedia processing platform. © 2006 ICASE.

Keyword:

Bandwidth Multimedia systems Database systems VLSI circuits Real time control High definition television

Author Community:

  • [ 1 ] [Zhang, Nai-Ran]VLSI and System Lab., Beijing University of Technology, Beijing, China
  • [ 2 ] [Li, Mo]VLSI and System Lab., Beijing University of Technology, Beijing, China
  • [ 3 ] [Li, Yang-Yang]VLSI and System Lab., Beijing University of Technology, Beijing, China
  • [ 4 ] [Wu, Wu-Chen]VLSI and System Lab., Beijing University of Technology, Beijing, China

Reprint Author's Address:

Email:

Show more details

Related Keywords:

Related Article:

Source :

Year: 2006

Page: 5719-5722

Language: English

Cited Count:

WoS CC Cited Count: 0

SCOPUS Cited Count: 4

ESI Highly Cited Papers on the List: 0 Unfold All

WanFang Cited Count:

Chinese Cited Count:

30 Days PV: 4

Online/Total:380/10552731
Address:BJUT Library(100 Pingleyuan,Chaoyang District,Beijing 100124, China Post Code:100124) Contact Us:010-67392185
Copyright:BJUT Library Technical Support:Beijing Aegean Software Co., Ltd.