• Complex
  • Title
  • Keyword
  • Abstract
  • Scholars
  • Journal
  • ISSN
  • Conference
搜索

Author:

Li, Mo (Li, Mo.) | Wang, Ronggang (Wang, Ronggang.) | Wu, Chen (Wu, Chen.)

Indexed by:

EI Scopus

Abstract:

In this paper, we proposed a parallel and pipeline architecture for the sub-pixel interpolation filter in H.264/AVC conformed HDTV decoder. To efficiently use the bus bandwidth, we bring forward two memory access optimization strategies to avoid redundant data transfer and improve data bus utilization. To improve the processing throughput, we use parallel and multi-stage pipeline architecture for conducting data transmission and interpolation filtering in parallel. As compared to the traditional designs, our scheme offers 60% reduced memory data transfer. While clocking at 66MHz, our design can support 1280x720@30Hz processing throughput. The proposed design is suitable for system-on-chip design. © 2005 IEEE.

Keyword:

Optimization Signal filtering and prediction Bandwidth Data transfer Interpolation Microprocessor chips Pipeline processing systems Architecture Data storage equipment High definition television Decoding Data communication systems

Author Community:

  • [ 1 ] [Li, Mo]VLSI, System Laboratory, Beijing University of Technology, Beijing, China
  • [ 2 ] [Wang, Ronggang]Institute of Computing Technology, Chinese Academy of Sciences, Beijing, China
  • [ 3 ] [Wu, Chen]VLSI, System Laboratory, Beijing University of Technology, Beijing, China

Reprint Author's Address:

Show more details

Related Keywords:

Source :

ISSN: 1520-6130

Year: 2005

Volume: 2005

Page: 296-301

Language: English

Cited Count:

WoS CC Cited Count: 0

SCOPUS Cited Count: 5

ESI Highly Cited Papers on the List: 0 Unfold All

WanFang Cited Count:

Chinese Cited Count:

30 Days PV: 8

Online/Total:384/10564214
Address:BJUT Library(100 Pingleyuan,Chaoyang District,Beijing 100124, China Post Code:100124) Contact Us:010-67392185
Copyright:BJUT Library Technical Support:Beijing Aegean Software Co., Ltd.