Indexed by:
Abstract:
This paper proposes advanced motion compensation VLSI architecture for H.264/AVC decoder system. In the paper, passive reuse and active reuse utilize memory bandwidth efficiently with 50% optimization compared with traditional design. Highly parallel cross filter style makes sub-pixel interpolation high throughput and low latency. Experiment and simulation results show that the architecture supports 30fps digital-HDTV (1280×720) clocking at 60MHz with 100MHz DRAM controller. Moreover, the architecture is modularized and easy to be integrated. ©2006 IEEE.
Keyword:
Reprint Author's Address:
Email:
Source :
Year: 2006
Page: 1896-1898
Language: English
Cited Count:
WoS CC Cited Count: 0
SCOPUS Cited Count: 3
ESI Highly Cited Papers on the List: 0 Unfold All
WanFang Cited Count:
Chinese Cited Count:
30 Days PV: 5
Affiliated Colleges: