• Complex
  • Title
  • Keyword
  • Abstract
  • Scholars
  • Journal
  • ISSN
  • Conference
搜索

Author:

Zhang, Nai-Ran (Zhang, Nai-Ran.) | Li, Mo (Li, Mo.) | Wu, Chen (Wu, Chen.)

Indexed by:

EI Scopus

Abstract:

This paper proposes advanced motion compensation VLSI architecture for H.264/AVC decoder system. In the paper, passive reuse and active reuse utilize memory bandwidth efficiently with 50% optimization compared with traditional design. Highly parallel cross filter style makes sub-pixel interpolation high throughput and low latency. Experiment and simulation results show that the architecture supports 30fps digital-HDTV (1280×720) clocking at 60MHz with 100MHz DRAM controller. Moreover, the architecture is modularized and easy to be integrated. ©2006 IEEE.

Keyword:

VLSI circuits Bandwidth Dynamic random access storage High definition television Image coding Computer aided design Motion Picture Experts Group standards Motion compensation

Author Community:

  • [ 1 ] [Zhang, Nai-Ran]VLSI and System Lab, Beijing University of Technology, Beijing 100022, China
  • [ 2 ] [Li, Mo]VLSI and System Lab, Beijing University of Technology, Beijing 100022, China
  • [ 3 ] [Wu, Chen]VLSI and System Lab, Beijing University of Technology, Beijing 100022, China

Reprint Author's Address:

Show more details

Related Keywords:

Related Article:

Source :

Year: 2006

Page: 1896-1898

Language: English

Cited Count:

WoS CC Cited Count: 0

SCOPUS Cited Count: 3

ESI Highly Cited Papers on the List: 0 Unfold All

WanFang Cited Count:

Chinese Cited Count:

30 Days PV: 5

Online/Total:584/10558849
Address:BJUT Library(100 Pingleyuan,Chaoyang District,Beijing 100124, China Post Code:100124) Contact Us:010-67392185
Copyright:BJUT Library Technical Support:Beijing Aegean Software Co., Ltd.